# **UTKALMANI GOPABANDHU INSTITUTE OF**

# **ENGINEERING, ROURKELA**



### LESSON PLAN

### **SESSION: 2023-2024**

# DEPARTMENT OF ELECTRONICS AND TELECOMMUNICATION ENGINEERIN

SUBJECT CODE: -

**Th.3** 

NAME OF THE SUBJECT: - MICROPROCESSOR & MICROCONTROLLER

BRANCH: - ELECTRONICS & TELECOMMUNICATIO

SEMESTER: - DIPLOMA 4<sup>TH</sup> SEM

NUMBER OF CLASSES ALLOTTED PER WEEK: - 5

TOTAL PERIODS ALLOTED TO THE SUBJECT ACCORDING TO AICTE: - 75

NAME OF THE FACULTY: - PRASANTA KUMAR DAKHINRAY

### UTKALMANI GOPABANDHU INSTITUTE OF ENGINEERING, ROURKELA



#### LESSON PLAN DEPARTMENT OF ELECTRONICS AND TELECOMMUNICATION ENGINEERING

| SUBJECT CODE: -<br>NAME: - | Th.3<br>MICROPROCESSOR & MICROCONTROLLER |
|----------------------------|------------------------------------------|
| BRANCH: -                  | ELECTRONICS & TELECOMMUNICATION          |
| SEMESTER:                  | DIPLOMA 4 <sup>th</sup> SEM              |
|                            |                                          |
| PERIODS PER WEEK:-         | 5                                        |

NAME OF THE FACULTY: -**PRASANTA KUMAR DAKHINRAY**NO OF CLASSES ALLOTTED PER WEEK: -5 (16/01/2023 to 26/04/2024)

|                      | Lecture         |                                                                              |
|----------------------|-----------------|------------------------------------------------------------------------------|
| NO OF WEEKS          | Eccure          | Topic to be covered                                                          |
|                      |                 |                                                                              |
|                      | 1 <sup>st</sup> |                                                                              |
|                      |                 | INTRODUCTION TO MICROPROCESSOR & MICROCOMPUTER& DIFFERENCE<br>BETWEEN THEM . |
| 1 <sup>st</sup> week | 2 <sup>nd</sup> |                                                                              |
|                      |                 | CONCEPT OF ADDRESS BUS ,DATA BUS ,CONTROL BUS & SYSTEM BUS                   |
|                      | 3 <sup>rd</sup> | GENERAL BUS STRUCTURE BLOCK DIAGRAM OF INTEL 8085                            |
|                      | 4t <sup>h</sup> | BASIC ARCHITECTURE OF INTEL 8085 (8 BIT) MICROPROCESSOR.                     |
|                      | 5 <sup>TH</sup> | Describe pin configuration of INTEL 8085.                                    |
|                      | 1 st            | DESCRIBE PIN DIAGRAM OF INTEL 8085 MICROPROCESSOR.                           |
| 2 <sup>nd</sup> week | 1 34            |                                                                              |
|                      | 2 <sup>nd</sup> | DISCUSS REGISTER ORGANISATION OF INTEL 8085 MICROPROCESSOR.                  |
|                      |                 | DISCUSS DIFFERENCE BETWEEN SPR & GPR.                                        |
|                      | 3 <sup>rd</sup> |                                                                              |

|                      | 4th             | TIMING & CONTROL MODULE OF INTEL 8085 MICROPROCESSOR.                     |
|----------------------|-----------------|---------------------------------------------------------------------------|
|                      | 5 <sup>th</sup> | WHAT STACK, STACK POINTER & STACK TOP.                                    |
|                      | 1 <sup>st</sup> | DISCUSS 8085 INTERRUPTS.                                                  |
|                      | 2 <sup>nd</sup> | DISCUSS MASKING OF INTERRUPTS (SIM, RIM)                                  |
| 3 <sup>rd</sup> week | 3 <sup>rd</sup> | DOUET CHACTER -1                                                          |
|                      | 4 <sup>th</sup> | UNIT: - 2                                                                 |
|                      | 5 <sup>th</sup> | DISCUSS ADDRESSING DATA & ONE-BYTE, TWO-BYTE, &THREE-BYTE<br>INSTRUCTION. |



LESSON PLAN

DEPARTMENT OF ELECTRONICS AND TELECOMMUNICATION ENGINEERING SUBJECT CODE: Th.3

NAME: MICROPROCESSOR & MICROCONTROLLER

BRANCH: ELECTRONICS & TELECOMMUNICATION

SEMESTER: DIPLOMA 4<sup>th</sup> SEM

PERIODS PER WEEK: 5

NAME OF THE FACULTY PRASANTA KUMAR DAKHINRAY

NO OF CLASSES ALLOTTED PER WEEK: 5 (16/01/2024 to 26/04/2024)

|                      | 1 <sup>st</sup> | DISCUSS ADDRESSING MODES IN INSTRUCTION WITH EXAMPLES.                                                             |
|----------------------|-----------------|--------------------------------------------------------------------------------------------------------------------|
|                      | 2 <sup>nd</sup> | INSTRUCTION SET OF 8085 (DATA TRANSFER, ARITHMETIC, LOGICAL)                                                       |
| 4 <sup>th</sup> week | 3 <sup>rd</sup> | BRANCHING, STACK & I/O, MACHINE CONTROL)                                                                           |
|                      | 4 <sup>th</sup> | SIMPLE ASSEMBLY LANGUAGE PROGRAMMING OF 8085a) SIMPLE ADDITION & SUBTRACTION .                                     |
|                      | 5 <sup>th</sup> | LOGICAL OPERATIONS (AND, OR, COMPLEMENT 1S & 2S.& MASKING OF<br>BITS.                                              |
|                      | 1 <sup>st</sup> | COUNTERS & TIME DELAY (SINGLE REGISTER, REGISTER PAIR & NORE<br>THAN TWO REGISTER)                                 |
| 5 <sup>th</sup> week | 2 <sup>nD</sup> | LOOPING, COUNTING & INDEXING (CALL /JMP ETC)                                                                       |
|                      | 3 <sup>rd</sup> | WHAT IS STACK & SUBROUNTINE PROGAMES.& CODE CONVERSION,<br>BCD ARITHMETIC & 16 BITR DATA OPERTION, BLOCK TRANSFER. |

|                     | 4 <sup>th</sup> | COMPARE BETWEEN TWO NUMBERS.                                                                                                               |
|---------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------|
|                     |                 |                                                                                                                                            |
|                     | 5 <sup>th</sup> | ARRAY HANDLING (LARGEST NUMBER & SMALL                                                                                                     |
|                     | 1 <sup>st</sup> | DRAM TIMING DIAGRAM FOR MEMORY READ, MEMORYWRITE, I/O READ & I/O<br>WRITE MACHINE                                                          |
|                     |                 | CYCLE.                                                                                                                                     |
|                     | 2 <sup>nd</sup> | DRAW A NEAT SKETCH FOR THE TIMING DIAGRAM FOR INTEL 8085 INSTRUCTION (MOV, MVI, INSTRUCTION).                                              |
|                     | 3rd             | DRAW A NEAT SKETCH FOR THE TIMING DIAGRAM FOR INTEL 8085 INSTRUCTION LDA INSTRUCTION.                                                      |
| 6 <sup>m</sup> week | 4th             | DISCUSS MEMORY & I/O ADDRESSING                                                                                                            |
|                     | 5th             | UNIT: - 3<br>DEFINE OPCODE ,OPERAND ,T-STATE ,FETCH CYCLE ,MACHINE CYCLE ,<br>INSTRUCTION CYCLE & DISCUSS THE CONCEPT OF TIMING DIAGRAMS . |



DEPARTMENT OF ELECTRONICS AND TELECOMMUNICATION ENGINEERING

 SUBJECT CODE: - Th.3

 NAME: MICROPROCESSOR & MICROCONTROLLER

 BRANCH: ELECTRONICS & TELECOMMUNICATION

 SEMESTER: DIPLOMA 4<sup>th</sup> SEM

 PERIODS PER WEEK: 5

NAME OF THE FACULTY: - PRASANTA KUMAR DAKHINRAY

NO OF CLASSES ALLOTTED PER WEEK: - 5 (16/01/2024 to 26/04/2024)

| Week/Date               | Lecture         |                                                                                                                                                                          |
|-------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                         |                 | Topic to be covered                                                                                                                                                      |
|                         | 1 <sup>st</sup> | UNIT -4<br>CONCEPT OF INTERFACING ,DIFINE MAPPING & DATA TRANSFER<br>MECHANSIMS :-MEMORY MAPPING & I/O MAPPING .<br>CONCEPT OF MEMORY INTERFACING :- INTERFACING EPROM & |
|                         | $2^{nd}$        | RAM MEMORIES .                                                                                                                                                           |
| 7 <sup>th</sup><br>week | 3 <sup>rd</sup> | CONCEPT OF ADDRESS DECODING FOR I/O DEVICES. & PPI (INTEL 8255)                                                                                                          |
|                         | 4 <sup>th</sup> | GENERATE SQUARE WAVES ON ALL LINES OF INTEL 8255.                                                                                                                        |
|                         | $5^{ m th}$     | ADC& DAC WITH INTERFACING .                                                                                                                                              |
|                         | 1 <sup>st</sup> | INTERFACING SEVEN SEGMENT DISPLAYS & GENERATE<br>SQUARE WAVE ON ALL LINES OF INTEL 8255 .                                                                                |
| 8 <sup>th</sup><br>week |                 |                                                                                                                                                                          |

|                      | 2 <sup>nd</sup> | DESIGN INTERFACE A TRAFFIC LIGHT CONTROL SYSTEM USING INTEL                                                  |
|----------------------|-----------------|--------------------------------------------------------------------------------------------------------------|
|                      |                 | 8255 .                                                                                                       |
|                      | 3 <sup>rd</sup> | DESIGN INTERFACE FOR STEPPER MOTOR COTROL USING INTEL 8255.                                                  |
|                      | 4 <sup>th</sup> | BASIC CONCEPT OF OTHER INTERFACING DMA CONTROLLER : (USART)                                                  |
|                      | 5 <sup>th</sup> | UNIT -5<br>MICROPROCESSOR (ARCHITECTURE & PROGRAMMING -8086 -16 BIT)<br>REGISTER ORGANISATION OF INTEL 8086. |
| 9 <sup>th</sup> week | 1 <sup>st</sup> | INTERNAL ARCHITECTURE OF INTEL 8086.                                                                         |
|                      | 2 <sup>nd</sup> | DISCUSS SIGAL DESCRIPTION OF INTEL 8086.                                                                     |
|                      | 3 <sup>rd</sup> | GENERAL BUS OPERATION & PHYSICAL MEMORY ORGANISATION                                                         |
|                      | 4 <sup>th</sup> | WHAT IS MINIMUM MODES & TIMINGS.                                                                             |
|                      | <b>5</b> th     | WHAT IS MAXIMUM MODES & TIMINGS.                                                                             |



DEPARTMENT OF ELECTRONICS AND TELECOMMUNICATION ENGINEERING

| SUBJECT CODE:<br>NAME: | Th.3<br>MICROPROCESSOR & MICROCONTROLLER       |
|------------------------|------------------------------------------------|
| BRANCH:                | ELECTRONICS & TELECOMMUNICATION                |
| SEMESTER:              | DIPLOMA 4 <sup>th</sup> SEM                    |
| PERIODS PER WEEK:      | 5                                              |
| NAME OF THE FACULTY:   | - PRASANTA KUMAR DAKHINRAY                     |
| NO OF CLASSES ALLO     | OTTED PER WEEK: - 5 (16/01/2024 to 26/04/2024) |

|                          | 1 <sup>st</sup> | DISCUSS INTERRUPTS &INTERRUPTS SERVICE ROUTINES.               |
|--------------------------|-----------------|----------------------------------------------------------------|
| 10 <sup>TH</sup><br>week | 2 <sup>nd</sup> | WHAT IS INTERRRUCT CYCLE & ALSO NON-MASKABLE INTERRUPT.        |
|                          | 3 <sup>rd</sup> | WHAT IS MASKABLE INTERRUCT. & ALSO INTEL 8086 INSTRUCTION SET. |

|                       | 4 <sup>th</sup>        | PROGRAMMING ADDRESSING MODES & INSTRUCTION SET.        |
|-----------------------|------------------------|--------------------------------------------------------|
|                       |                        |                                                        |
| -                     | <b>~</b> th            |                                                        |
|                       | 5                      | ASSEMBLRE DIRECTIVES & OPERATIONS.                     |
|                       |                        |                                                        |
|                       | 1 <sup>st</sup>        | SIMPLE ASSEMBLY LANUGUAGE PROGRAMMING OF INTEL 8086    |
|                       |                        |                                                        |
|                       |                        | INSTRUCTION .                                          |
|                       | $2^{nd}$               | SIMPLE ASSEMBLY LANUGUAGE PROGRAMMING OF INTEL 8086    |
|                       |                        |                                                        |
| -                     | ord                    | INSTRUCTION .                                          |
|                       | 314                    | SIMPLE ASSEMBLY LANUGUAGE PROGRAMMING OF INTEL 8086    |
| 11 <sup>th</sup> week |                        |                                                        |
| -                     | 4 <sup>th</sup>        |                                                        |
|                       | -                      | $\underline{\text{UNII:}}_{6}$                         |
|                       |                        | INTRODUCTION TO MICRO CONTROLLER (INTEL 5051)          |
| -                     | 5 <sup>th</sup>        | DISCUSS DIFFERENENT BETWEEN MICROPROCESSOR &           |
|                       |                        | MICROCONTROLLER & ALSO 8-BIT & 16-BIT MICROCONTROLLER. |
|                       | 1 <sup>st</sup>        | WHAT DO MEAN BY CISC & RISC PROCESSOR.                 |
|                       |                        |                                                        |
| -                     | <b>2</b> <sup>na</sup> | ADCHITECTURE OF INTEL 9051 MICROCONTROLLER             |
|                       | 2                      | ARCHITECTURE OF INTEL 8051 MICROCONTROLLER.            |
| -                     | 3"                     |                                                        |
|                       | 5                      | AGAIN REPEAT ARCHITECTURE OF INTEL 8051                |
|                       |                        | MICKOCONTROLLER.                                       |
| 12 <sup>th</sup> week | 4"                     | DISCUSS SIGNAL DESCRIPTION OF INTEL 8051               |
|                       |                        | MICROCONTROLLER .                                      |
|                       |                        |                                                        |
|                       | 5"                     | DISCUSS MEMORY ORGANISATION OF RAM STRUCTURE.          |
|                       |                        |                                                        |
|                       | 1 <sup>st</sup>        | DISCUSS MEMORY ORGANISATION OF SER                     |
|                       | -                      | DISCUSS WEWORT ORGANISATION OF STR.                    |
|                       |                        |                                                        |
| -                     | 2 <sup>na</sup>        | EXPLAIN REGISTERS OF INTEL8051 MICROCONTROLLER .       |
|                       |                        |                                                        |
| -                     | 2 <sup>™</sup>         |                                                        |
|                       | 5                      | EXPLAIN TIMERS OF INTEL8051 MICROCONTROLLER            |
| 13 <sup>th</sup> week |                        |                                                        |
| 15 WOOR               | 4 <sup>th</sup>        | DISCUSS INTERRUCTS OF INTEL 8051 MICROCONTROLLRE.      |
|                       |                        |                                                        |
|                       | _fb                    |                                                        |
|                       | 5"                     | DISCUSS VARIOUS ADDRESSING MODES OF INTEL 8051         |
|                       | 1 <sup>×</sup>         | MICKUCUNTKULLEK .                                      |
|                       | 1                      | SIMPLE INTEL SUST ASSEMBLY LANUAGE PROGRAMMING OF      |
|                       |                        |                                                        |
|                       | 2"                     |                                                        |
|                       |                        | SIMPLE INTEL 8051 ASSEMBLY LANUAGE PROGRAMMING OF      |
| 14th                  | 2 <sup>10</sup>        | LOGIC INSTRUCTION                                      |
| WEEK                  | 3                      | CIMPLE INTEL 0051 ACCEMPLY LANDAGE PROCEASO AND COR    |
|                       |                        | A IUMP INSTRUCTION                                     |
|                       |                        |                                                        |

|                       | 4 <sup>w</sup>  | SIMPLE INTEL 8051 ASSEMBLY LANUAGE PROGRAMMING OF A LOOP INSTRUCTION .                            |
|-----------------------|-----------------|---------------------------------------------------------------------------------------------------|
|                       | 5 <sup>th</sup> | SIMPLE INTEL 8051 ASSEMBLY LANUAGE PROGRAMMING OF CALL INSTRUCTION                                |
| 15 <sup>th</sup> Week | 1 <sup>st</sup> | SIMPLE INTEL 8051 ASSEMBLY LANUAGE PROGRAMMING OF I/O<br>PORT PROGRAMMING                         |
|                       | 2 <sup>na</sup> | DISCUSS INTERRUPTS OF INTEL 8051 MICROCONTROLLER                                                  |
|                       | 3 <sup>rd</sup> | DISCUSS TIMER & COUNTERS OF INTEL 8051 MICROCONTROLLER<br>& ALSO DISCUSS SEMSTER WISE QUESTIONS   |
|                       | 4 <sup>th</sup> | WRITE A PROGRAM TO ADDITION OF TWO, 8 BITS NUMBER & STORED THE RESULT IN THE MEMORY LOCATION      |
|                       | 5th             | . WRITE A PROGRAM TO SUBTRACTION OF TWO, 8 BITS NUMBER & STORED THE RESULT IN THE MEMORY LOCATION |

| 16 <sup>th</sup> week | 1st             | WRITE A PROGRAM TO SUBTRACTION OF TWO, 8 BITS NUMBER & STORED THE RESULT IN THE MEMORY LOCATION           |
|-----------------------|-----------------|-----------------------------------------------------------------------------------------------------------|
|                       | 2 <sup>nd</sup> | WRITE A PROGRAM TO FIND 1S COMPLIMENTS OF 8 BIT NUMBER<br>& RESULT WILL BE STORED IN THE MEMORY LOCATION. |
|                       | 3rd             | WRITE A PROGRAM TO FIND 2S COMPLIMENTS OF 8 BIT NUMBER<br>& RESULT WILL BE STORED IN THE MEMORY LOCATION  |
|                       | 4 <sup>th</sup> | WRITE A PROGRAM TO FIND LARGEST NUMBER IN DATA ARRAY<br>& RESULT WILL BE STORED IN THE MEMORY LOCATION.   |
|                       | 5 <sup>th</sup> | WRITE A PROGRAM TO FIND SMALLEST NUMBER IN DATA<br>ARRAY & RESULT WILL BE STORED IN THE MEMORY LOCATION.  |
| 17 <sup>th</sup> week | 1st             | WRITE A PROGRAM TO SHIFT 8 BIT NUMBER LEFT BY 1 BITS & RESULT WILL BE STORED IN THE MEMORY LOCATION.      |

|                       | 2 <sup>nd</sup> | WRITE A PROGRAM TO SHIFT 8 BIT NUMBER LEFT BY 2 BITS &<br>RESULT WILL BE STORED IN THE MEMORY LOCATION<br>REVIEW UNIT- 1 |
|-----------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------|
|                       | 3rd             | REVIEW UNIT-2                                                                                                            |
|                       | 4 <sup>th</sup> | REVIEW UNIT-3                                                                                                            |
|                       | 5 <sup>th</sup> | REVIEW UNIT-4                                                                                                            |
|                       | 1st             | REVIEW UNIT-5                                                                                                            |
| 18 <sup>th</sup> week | 2 <sup>nd</sup> | REVIEW UNIT-6                                                                                                            |
|                       | 3rd             | DISCUSS MCQ                                                                                                              |
|                       | 4 <sup>th</sup> | DISCUSS MCQ                                                                                                              |
|                       | 5 <sup>th</sup> | DISCUSS MCQ                                                                                                              |